## First Comprehensive 2D Thermomechanical Modeling Of SiC MOSFETs Under Extreme Short-Circuit Stress Mustafa SHQAIR<sup>1</sup>, Emmanuel SARRAUTE<sup>1</sup>, Frédéric RICHARDEAU<sup>1</sup> <sup>1</sup>LAPLACE, University of Toulouse, CNRS, INPT, UPS, Toulouse, France ## Abstract For the first time, a comprehensive coupled 2D electrothermal and elastoplastic transient model of a second-generation planar-gate 4H-SiC vertical MOSFET was developed using COMSOL Multiphysics® to evaluate device behavior under extreme short-circuit conditions (T=300-1500 K). Such devices are critical for high-voltage, high-temperature, and high-frequency applications, making their thermal and mechanical robustness a key design priority. This work focuses on identifying failure thresholds in regions most susceptible to thermomechanical stress—namely the interlayer dielectric (ILD) and AI metallization—under extreme transient stress. The simulation results provide insight into internal degradation mechanisms, supporting the development of more robust chips and fast, reliable protection strategies for next-generation smart gate drivers. In the first stage, the semiconductor behavior was modeled using the Semiconductor Module, capturing temperature- and doping-dependent mobility in 4H-SiC and accounting for interface effects such as fixed charges and traps at the SiC/SiO<sub>2</sub> boundary. A self-consistent transient electrothermal simulation was performed by coupling with the Heat Transfer Module, where internal Joule heating was computed from the power density [1]. Boundary conditions included a heat sink at the drain contact and thermal insulation on vertical edges. All materials included (Al, Ti, SiO<sub>2</sub>, poly-Si, and SiC) had wide-range temperature-dependent thermal properties. The Phase Change Material feature modeled Al melting with latent heat and a smoothed Gaussian transition over a 30 K range to ensure numerical stability [2]. After peak heating, a cooling phase returned all domains to room temperature. The heating and cooling steps were concatenated using COMSOL's Study Sequence tools to form a complete thermal cycle. Next, the mechanical response was simulated using the Structural Mechanics Module, with the full thermal field mapped as the initial condition. While SiC, poly-Si, and SiO<sub>2</sub> were modeled as linear elastic, Al and Ti were assigned elastoplastic material laws using bilinear kinematic hardening with temperature-dependent properties. Phase-change-induced mechanical softening of Al was implemented over the same 30 K interval [3]. A Rankine damage model was applied to simulate brittle fracture in the ILD, and localized mesh refinement in the ILD region improved accuracy in stress concentration zones. Symmetry conditions were applied to the vertical boundaries, while the bottom edge was fixed [4]. In the final phase, the model was extended for Repetitive Thermomechanical Cycling using parametric and time-dependent solvers by cyclically reapplying thermal profiles, enabling analysis of cumulative stress and damage tracking over multiple power pulses. Early cycles revealed a linear relationship between average crack length, damaged area, and global elastic energy. A follow-up model is currently nearing completion where topside layers—Si<sub>3</sub>N<sub>4</sub> and polyimide—are added to the geometry. A Contact Pair with Cohesive Zone Modeling is being implemented to simulate delamination between these layers. To confirm simulation accuracy, simulation results were validated against experimental short-circuit tests. Stress concentrations and damage evolution from the simulation aligned with experimentally observed cracking at the ILD-poly-Si interface. Predicted AI melting at 3.2 $\mu$ s and ILD cracking at 3.0 $\mu$ s closely matched observations, just beyond the 2.5 $\mu$ s damage-free limit. The critical energy for mechanical failure was calculated to be ~4.46 J/cm². These values serve as key indicators of irreversible damage during high-power switching and demonstrate the model's predictive capabilities. Such capabilities are essential for future high-reliability power semiconductor design and analysis. ## Reference - [1] Thibauld Cazimajou et al. "On the Electro-Thermal 2D FEM Parametric Analysis of SiC Vertical MOSFET Including Gate-Oxide Charge-Trapping Thermal Dependency: Application for Fast Transient Extreme Short-Circuit Operation." In 2023 30th International Conference on Mixed Design of Integrated Circuits and System (MIXDES), pp. 212-217. IEEE, 2023. - [2] Mustafa Shqair et al. "Transient thermal 2D FEM analysis of SiC MOSFET in short-circuit operation including high-temperature material laws and phase transition of aluminum source electrode." Microelectronics Reliability 159 (2024): 115440. - [3] Mustafa Shqair et al. "A Full Transient ElectroThermal-Elastoplastic Mechanical and Metallurgical 2D FEM of SiC MOSFET for Gate-Region Stress Investigation under Short-Pulse Short-Circuit." In 2024 IEEE International Reliability Physics Symposium (IRPS), pp. 7B-2. IEEE, 2024. - [4] Mustafa Shqair et al. "Preliminary 2D elastoplastic modeling of gate cracking in SiC MOSFETs under short-circuit ## Figures used in the abstract Figure 1: Electrothermal conditions and results Figure 2: Al melting modeling Figure 3: Damage evolution: Comparison between experimental data and simulated results Figure 4: Relationship between average crack length and damage area per cycle vs. global elastic